1. Welcome to TechPowerUp Forums, Guest! Please check out our forum guidelines for info related to our community.

TSMC Readies 40nm Semiconductor Manufacturing Process

Discussion in 'News' started by malware, Mar 28, 2008.

  1. malware New Member

    Joined:
    Nov 7, 2004
    Messages:
    5,476 (1.53/day)
    Thanks Received:
    956
    Location:
    Bulgaria
    Taiwan Semiconductor Manufacturing Company (TSMC) recently unveiled the foundry’s first 40 nanometer (nm) manufacturing process technology. The new node supports a performance-driven general purpose (40G) technology and a power-efficient low power (40LP) technology. It features a full design service package and a design ecosystem that covers verified third party IP, third party EDA tools, TSMC-generated SPICE models and foundation IPs. First wafers out are expected in the second quarter of 2008.

    Highlights:
    • A 2.35 times raw gate density improvement over 65nm
    • Active power down-scaling of up to 15% over 45nm
    • Smallest SRAM cell size and macro size in the industry
    • General Purpose and Low Power versions for broad product applications
    • Dozens of customers in the design pipeline today
    • Frequent and regular CyberShuttle, MPW prototyping running

    Following successful tapeouts and customer announcements of its 45nm process technology in 2007, TSMC has moved forward quickly and developed an enhanced 40LP and 40G process that delivers industry-leading performance with 40nm density. The 45nm node provided double the gate density of 65nm, while the new 40nm node features manufacturing innovations that enable its LP and G processes to deliver a 2.35 raw gate density improvement of the 65nm offering. The transition from 45nm to 40nm low power technology reduces power scaling up to 15 percent.

    “Our design flow can take designs started at 45nm and target it toward the advantages of 40nm,” said John Wei, senior director of Advanced Technology Marketing at TSMC. “A lot of TSMC development work has gone into ensuring that this transition is truly transparent. Designers need only concentrate on achieving their performance objectives,” he said.

    TSMC has developed the 40LP for leakage-sensitive applications such as wireless and portable devices and its 40G variant targeting performance applications including CPU, GPU (Graphic Processing Unit), game console, networking and FPGA designs and other high-performance consumer devices. The 40nm footprint is linearly shrunk and the SRAM performance is fully maintained when compared to its 45nm counterpart, its SRAM cell size is now the smallest in the industry at 0.242µm2.

    A full range of mixed signal and RF options accompany the 40G and 40LP processes along with Embedded DRAM, to match the breath of applications that can take advantage of the new node’s unbeatable size and performance combination.

    The 40nm process employs a combination of 193nm immersion photolithography and extreme low-k (ELK) material. The logic family includes a low-power triple gate oxide (LPG) option to support high performance wireless and portable applications. Both the G and the LP processes offer multiple Vt core devices and 1.8V, 2.5V I/O options to meet different product requirements.

    TSMC’s CyberShuttle prototyping service can be booked for 40nm designs in April, June, August, October and December this year and first wave 45/40nm customers have already used above 200 blocks on completed multi-project wafer runs. The 40G and LP processes will initially run in TSMC’s 12" wafer Fab 12 and will be transferred to Fab 14 as demand ramps.

    Source: TSMC
  2. Wetbehindtheears New Member

    Joined:
    Sep 8, 2006
    Messages:
    271 (0.09/day)
    Thanks Received:
    25
    Location:
    Salisbury UK
    So who will be the first on tpu with 40nm chips then?
  3. panchoman

    panchoman Sold my stars!

    Joined:
    Jul 16, 2007
    Messages:
    9,595 (3.68/day)
    Thanks Received:
    1,200
    i guess amd, but you never know :p

    interesting... i was expecting a more drastic jump in the size of chips but this is still good :p
  4. WarEagleAU

    WarEagleAU Bird of Prey

    Joined:
    Jul 9, 2006
    Messages:
    10,796 (3.63/day)
    Thanks Received:
    545
    Location:
    Gurley, AL
    Thatd be sweet. Go from 45nm to 40 nm. I was thinking itd be 30 nm next, not 40.
  5. ShadowFold

    ShadowFold New Member

    Joined:
    Dec 23, 2007
    Messages:
    16,921 (6.91/day)
    Thanks Received:
    1,644
    Location:
    Omaha, NE
    Just in time for my HD 4850 :D
  6. a111087

    a111087

    Joined:
    Apr 2, 2007
    Messages:
    2,743 (1.01/day)
    Thanks Received:
    194
    Location:
    US
    I think its just for AMD, not Intel.
  7. tkpenalty New Member

    Joined:
    Sep 26, 2006
    Messages:
    6,958 (2.40/day)
    Thanks Received:
    345
    Location:
    Australia, Sydney
    I agree on that
  8. farlex85

    farlex85 New Member

    Joined:
    Mar 29, 2007
    Messages:
    4,830 (1.78/day)
    Thanks Received:
    638
    Yea I think intel's next shrink is going to be to 32nm mid-nahalem time, 2009 sometime. Must be amd, although could it maybe be just for gpus?

Currently Active Users Viewing This Thread: 1 (0 members and 1 guest)

Share This Page